Please use this identifier to cite or link to this item: https://repositorio.uti.edu.ec//handle/123456789/3312
Title: Efficient FPGA Implementation of Direct Digital Synthesizer and Digital Up-Converter for Broadband Multicarrier Transmitter
Authors: Castro, Cristhian
Zapata, Mireya
Issue Date: 2021
Publisher: Advances in Intelligent Systems and Computing. Volume 1213 AISC, Pages 414 - 421. AHFE Virtual Conferences on Software and Systems Engineering, and Artificial Intelligence and Social Computing, 2020. San Diego. 16 July 2020 through 20 July 2020
Abstract: The high performance of FPGA devices allows moving traditionally analog stages into the digital world. This article introduces the implementation of a Digital Up-Converter, which is part of a broadband system. This system uses polyphase decomposition to achieve 5GSPS sampling rates. The transmitter uses 7 data channels each divided into 16 phases of 312.5 MHz. The model implements a DDS suitable to the specific needs of the system, keeping the frequencies of carrier’s constant, which reducing resource utilization and simplifying the architecture of the DDS. The model is coded in Verilog and simulated at RTL and Gate level. In order to validate the output, it is compared to a finite precision model in Matlab. The maximum clock frequency is measured using time analysis, obtaining adequate results in the operation and utilization of hardware resources.
URI: https://link.springer.com/chapter/10.1007/978-3-030-51328-3_57
http://repositorio.uti.edu.ec//handle/123456789/3312
Appears in Collections:Artículos Científicos Indexados

Files in This Item:
There are no files associated with this item.


This item is licensed under a Creative Commons License Creative Commons